## CSE 431 Computer Architecture Fall 2015

# Chapter 4E: Static SuperScalar (SS) Datapaths

Mary Jane Irwin ( www.cse.psu.edu/~mji )

[Adapted from Computer Organization and Design, 5<sup>th</sup> Edition, Patterson & Hennessy, © 2014, MK With additional thanks/credits to Amir Roth, Milo Martin, CIS/UPenn]

CmpEn431 Chapter 4E.1

Irwin, PSU, 2015

#### **Reminders**

- □ This week
  - Static SuperScalar processors P&H 4.10
    - VLIW, in-order, and FGMT
- Next week
  - Dynamic SuperScalar processors P&H 4.10
    - out-of-order and SMT (aka hyperthreading)
- Reminders
  - HW4 is due Oct 26<sup>th</sup>
  - Quiz4 will close on Oct 23rd
  - · Second (and last) evening exam scheduled
    - Tuesday, November 17, 20:15 to 22:15, Location 22 Deike
    - Please let me know ASAP if you have a conflict !!

CmpEn431 Chapter 4E.2

## **Review: Multiple-Issue Datapath Responsibilities**

- Must handle, with a combination of hardware and software fixes, the fundamental limitations of
  - How many instructions to issue (send for execution) in one clock cycle
  - Storage (data) dependencies → data hazards
    - Limitation more severe in a in-order SuperScalar/VLIW processor due to (usually) low ILP
  - Procedural dependencies → control hazards
    - Ditto, but even more severe
    - Use dynamic branch prediction to help resolve the ILP issue
    - Use loop unrolling (in the compiler) to increase ILP
  - Resource conflicts → structural hazards
    - A multiple-issue datapath has a much larger number of potential resource conflicts
    - Functional units may have to arbitrate for result buses and RF write ports
    - Resource conflicts can be reduced by duplicating the resource or by pipelining the resource

CmpEn431 Chapter 4E.3 Irwin, PSU, 2015

## **Review: Overview of Dependence Analysis**

□ To what extent can the compiler (or the datapath) reorder instructions? Are there execution-order constraints?

| original    | possible?   | possible?                  |
|-------------|-------------|----------------------------|
| instr 1     | instr 2     | instr 1 <b>and</b> instr 2 |
| instr 2     | instr 1     | simultaneous               |
| consecutive | consecutive |                            |

- Instruction dependencies imply that reordering instructions is not possible
  - true dependence (or, data dep., flow dep.) (cannot reorder)

Irwin. PSU. 2015

- a = . . = a RAW, read after write
- anti-dependence (renaming allows reordering)
  - . = aa = . WAR, write after read
- output dependence (renaming allows reordering)
  - a = .a = .WAW, write after write

CmpEn431 Chapter 4E.4

## **Multiple Instruction Issue Possibilities**

- □ Fetch and issue **more than one** instruction in a cycle
- 1. Statically-scheduled (in-order)
  - Very Long Instruction Word (VLIW) e.g., TransMeta (4-wide)
    - Compiler figures out what can be done in parallel, so the hardware can be dumb and low power
    - Compiler must group parallel instr's, requires new binaries



- SuperScalar e.g., Pentium (2-wide), ARM CortexA8 (2-wide)
  - Hardware figures out what can be done in parallel
  - Executes unmodified sequential programs
- Explicitly Parallel Instruction Computing (EPIC) e.g., Intel Itanium (6-wide)
  - A compromise: compiler does some, hardware does the rest

#### 2. Dynamically-scheduled (out-of-order) SuperScalar

- Hardware dynamically determines what can be done in parallel (can extract much more ILP with OOO processing)
- E.g., Intel Pentium Pro/II/III (3-wide), IBM Power7 (8-wide)

CmpEn431 Chapter 4E.5 Irwin, PSU, 2015

## A (Simplified) Multiple Issue (In-Order) Pipeline



- □ Statically-scheduled in-order SuperScalar (SS)
  - Hardware figures out what can be done in parallel
  - Executes unmodified sequential programs
  - Instructions issue, execute and commit (change machine state) in order
- □ Today, typically 2-wide (like above) or 4-wide
  - 2-wide: Pentium, ARM CortexA8 (for low power)
  - 4-wide: Intel Core2, AMD Opteron
- Some more (IBM Power5 is 5-wide)

## Static SS IF Stage Challenges



- □ Wide instruction fetch: Fetching a 8B to 32B (2 to 8 instr's assuming 32b (4B) instr's) from the IM at once
  - Have to design the IM (I\$) to support wide fetch in one cycle
- □ How many branches do we allow in a fetch bundle? Answer is usually only one (so that we only have to build one branch predictor).
  - Discard post-branch instr's in the fetch bundle if the prediction is "taken" which lowers the effective fetch width and the IPC
- As we have seen, the compiler can help reduce the branch frequency with loop unrolling

Irwin, PSU, 2015

## **Instruction Fetch Sequences**

- □ Instruction run number of (sequential) instructions (run length) fetched between taken branches
  - Instruction fetcher operates most efficiently when processing long runs – unfortunately runs are usually quite short (about six instr's)
- Example: for a 4-way fetcher. (instr fetch bandwidth of 4 instr's per cycle with branch prediction)
  - 8 instructions in 4 cycles so a actual rate of only 2 instr's/cycle
- Fetcher can merge instr's from different runs, if it has a fetch rate faster than the decode rate.

fetch:speed<ratio>)

• 8 instructions in 3 cycles



CmpEn431 Chapter 4E.8







- □ Have to decode 2 to 8 instr's at once and decide which can issue (be sent to the Exec stage) in parallel
  - Duplicated decoders
  - Logic to determine if there are structural hazards and/or data dependencies in the current instr bundle or load-use hazards with the previous instr bundle
  - Logic to stall conflicted instr's (and instr's in Fetch) for a cycle
- Multiported RF 4 read ports/2 write ports (2 instr's) up to 16 read ports/8 write ports (8 instr's)
- Larger area, latency, power, ... CmpEn431 Chapter 4E.10



## **Dependency Checking**

- Need to check for structural hazards (do the 2 (or 4, or 8) instr's need same FU's in EX ?)
  - If so need to either duplicate the FU's or stall one (or more) of the instr's in the bundle.
- Need to cross check for load-use hazards of the instr's in ID (the "use" instr's - for both of their src operands) to the instr's in EX (the "load" instr's). We have forwarding logic that can take care of all other interbundle RAW data hazards for our 5-stage pipeline.
- And need to check for dst-src (RAW) and dst-dst (WAW) dependencies between the instr's in the same instruction bundle in ID (intra-bundle RAW and WAW)
- Don't really have to check for WAR intra-bundle dependencies, why not?

CmpEn431 Chapter 4E.12





## **RAW (and WAW) Stalls**

Cycle 1: RAW hazard detected

ID stage
op \$2 rt rd op rs rt \$2

□ Cycle 2: W instr moves to EX stage, R instr in ID and instructions in FETCH stalled for one cycle

EX stage



□ Cycle 3: EX/MEM to EX data forwarding will now happen



CmpEn431 Chapter 4E.16

Irwin, PSU, 2015





- Need multiple execution units, do we need N (N = # instr in an instr bundle) of every kind?
  - ALUs? FP dividers?
  - How many branches per bundle? (we already decided only one)
  - How many loads and/or stores per bundle?
- □ Usually some mix proportional to the instr mix
  - 2-way: 1 integer (branch, load, store, int) + 1 ALU (int, fp)
  - 4-way: 2 integer + 2 ALU

CmpEn431 Chapter 4E.17

### **Static SS Mem Stage Challenges**



- What about multiple loads and/or stores per cycle?
  - Probably only needed in 4-wide or greater
  - More important to support multiple loads than multiple stores
    - Instr mix: loads (~20% to 25%), stores (~10% to 15%)
- □ Have to design the DM (D\$) to support multiple loads/stores in one cycle (have assumed only one DM port to this point)
  - Multi-porting is expensive in terms of latency, area, and power
  - Banked (interleaved) memories

CmpEn431 Chapter 4E.18

Irwin, PSU, 2015

## **Static SS WB Stage Challenges**



- □ For an N-wide machine, need 2N RF read ports and N write ports
  - Read ports: area, latency ~ (2N)2
  - Write ports: area, latency ~ N<sup>2</sup>
- □ May not use the max number of read and write ports
  - Read ports: not all instr's use two source operands; forwarding supplies many of the read values (but don't know that at RF read time, so it doesn't help reduce read port count)
  - Write ports: stores, branches (~35%) don't write to the RF

CmpEn431 Chapter 4E.19

## **Trends in Static SS Datapath Design**

|       | Pentium | PentiumII | Pentium4 | Itanium | ItaniumII | Core2 |
|-------|---------|-----------|----------|---------|-----------|-------|
| Year  | 1993    | 1998      | 2001     | 2002    | 2004      | 2006  |
| Width | 2       | 3         | 3        | 3       | 6         | 4     |

- Issue width has saturated at 4- to 6-way for highperformance cores
  - The canceled DEC Alpha 21464 was an 8-way issue
  - Hardware or compiler "scheduling" needed to exploit 4- to 6-way effectively
    - VLIW or EPIC (Itanium)
- □ For good-performance, low-power cores, issue width is ~2
  - So advanced scheduling techniques not needed
  - Use multi-threading (stay tuned ...) to help cope with load-use hazards and cache misses

CmpEn431 Chapter 4E.20 Irwin, PSU, 2015



### **ARM Cortex A8 Performance**

- □ Ideal CPI is 0.5. For the median case (gcc), 80% of the stalls are due to pipeline hazards, 20% to memory stalls
  - Pipeline hazards are from branch mispredictions, structural hazards, and data dependencies between pairs
    - The compiler is the only thing that can help with structural hazards and data dependencies



### Aside: CISC vs RISC vs Static SS vs VLIW

|                  | CISC                                          | RISC                             | Static                                                     | VLIW                             |
|------------------|-----------------------------------------------|----------------------------------|------------------------------------------------------------|----------------------------------|
|                  |                                               |                                  | Superscalar                                                |                                  |
| Instr size       | variable size                                 | fixed size                       | fixed size                                                 | fixed size (but large)           |
| Instr format     | variable format                               | fixed format                     | fixed format                                               | fixed format                     |
| Registers        | few, some<br>special<br>Limited # of<br>ports | Many GP<br>Limited # of<br>ports | Many (more)<br>GP<br>Many ports                            | Many, many<br>GP<br>Many ports   |
| Memory reference | embedded in many instr's                      | load/store                       | load/store                                                 | load/store                       |
| Key Issues       | decode<br>complexity                          | data<br>forwarding,<br>hazards   | hardware instr<br>dependency<br>checks, data<br>forwarding | (compiler)<br>code<br>scheduling |

CmpEn431 Chapter 4E.23

### Multi-threading (MT)

- Even moderate static superscalars (e.g., 4-way) are not fully utilized
  - Average sustained IPC:  $1.5-2 \rightarrow < 50\%$  utilization due to
    - Mispredicted branches
    - Cache misses, especially L1
    - Data dependences (e.g., load-use data hazards)
- Multi-threading (MT) to the rescue
  - Improve *utilization* of datapath components by multiplexing multiple (process) threads on single datapath
  - If one thread cannot fully utilize the datapath, maybe 2 or 4 (or 100) can

CmpEn431 Chapter 4E.24

Irwin, PSU, 2015

## **Multithreading Example**

□ Time evolution of issue slot



- □ Fill in with instructions from other threads – in this example we have 2 threads and change threads every cycle
  - Completely removes load-use hazard empty slots
  - Takes longer for the "red" thread to finish
    - With more threads, would take even longer
  - Still have some noop slots (so wasted performance – stay tuned)

### **Alternative Multithreaded Implementations**

- □ MT trades (single-thread) latency for throughput
  - Sharing the datapath degrades the latency of individual threads, but improves the aggregate latency of both threads
  - And it improves utilization of the datapath hardware
- Main questions: thread scheduling policy and pipeline partitioning
  - When to switch from one thread to another?
  - How exactly do threads share the pipelined datapath itself?
- Choices depends on what kind of latencies you want to tolerate and how much single thread performance you are willing to sacrifice
  - Coarse-grain multithreading (CGMT)
  - Fine-grain multithreading (FGMT)



Simultaneous multithreading (SMT)

CmpEn431 Chapter 4E.26

Irwin, PSU, 2015

# **Fine-Grain MultiThreading (FGMT)**

- + Tolerates latencies (e.g., load-use hazards, L1 misses, mispredicted branches, etc.)
- Sacrifices significant single thread performance
- Need a lot of threads to get returns
- Thread scheduling policy
  - Switch threads every cycle (e.g., round-robin, can skip stalled threads)
- Pipeline partitioning
  - Dynamic, no pipeline flushing between threads



CmpEn431 Chapter 4E.27

Irwin. PSU. 2015

## **Examples of FGMT Processors**

- Sun's UltraSPARC T1 (Niagara)
  - Many threads → many RF
  - Power efficient

http://en.wikipedia.org/wiki/UltraSPARC T1

#### Extreme examples

- Denelcor HEP (Burton Smith architect)
  - So many threads (100+), it didn't even need caches
  - Targeted for DoD, not successful commercially http://en.wikipedia.org/wiki/Heterogeneous Element Processor
- □ CRAY MTA Threadstorm (another of Smith's designs)
  - Again many threads (128) per core (8,000+) each with small thread state
  - Thread-level context switch every instruction cycle http://wwwip.cray.com/downloads/XMT-Presentation.pdf

CmpEn431 Chapter 4E.28

Irwin, PSU, 2015

#### **FGMT Sharing Implementations Issues**

- How do multiple threads share a single datapath?
  - Different sharing mechanisms for different kinds of structures depending on what kind of state the structure stores
- No state: ALUs
  - So can be dynamically shared
- □ Persistent hard state (aka thread "context"): PC, RFile
  - So must be replicated
- Persistent soft state: caches, TLBs, bpred (BTB, BHT)
  - Dynamically partitioned (like on a multi-programmed uniprocessor)
    - TLBs need thread ids, caches/bpred table (BHT) don't
  - Except ordered "soft" state (e.g., RAS) is replicated
- □ Transient state: pipeline latches
  - Must be partitioned ... somehow

CmpEn431 Chapter 4E.29









# Reminders

- □ Next week
  - Dynamic SuperScalar processors P&H 4.10
    - out-of-order and SMT (aka hyperthreading)
- Reminders
  - HW4 is due Oct 26th
  - Quiz4 will close on Oct 23<sup>rd</sup>
  - Second (and last) evening exam scheduled
    - Tuesday, November 17, 20:15 to 22:15, Location 22 Deike
    - Please let me know ASAP if you have a conflict !!

 CmpEn431
 Chapter 4E.35
 Irwin, PSU, 2015